# **Design and Simulation of an 8x8 SRAM Array**

Task1: Regenerate the 1-bit 6T SRAM cell integrated with Sense Amplifier, pre, charge and write drive circuitry which is described in the link below.



Figure 1: Circuit for 1-bit 6T SRAM cell with Sense amplifer, pre-charge and write driver

As shown in Figure 1, the circuit for a 1-bit 6T SRAM cell with sense amplifier, pre-charge, and write driver (implemented as demonstrated in the assignment video) has been constructed. The sources and simulation parameters used in the circuit are the same with the video, and the transistor lengths and widths used in the circuit are explained in Figure 2-3 below.

During the transistor sizing phase, it was observed that the weak, medium, and strong configurations shown in the video led to the most reliable results across the tests. Therefore, the values used for read/write and hold stability are as follows:



Figure 2: Transistor sizing

First, the lengths of all transistors in the cell structure were set to 0.3  $\mu$ m. The widths of the pull-up PMOS transistors M4 and M6 were chosen to be the weakest among all transistors, while M2 and M9 (pull-down NMOS and access transistor, respectively) were sized as medium strength. Lastly, M5 and M7 (also pull-down NMOS and access transistor) were given the strongest width values. Figure 2 shows the selected values for one example from each of the three sizing pairs. Figure 3 presents a snapshot of the configuration used in the video.



Figure 3: Configuration which is used in the Task 1 video

In this configuration, write stability was achieved by ensuring M2 >> M4, while read stability was ensured by setting M5 >> M2.



Figure 4: Simulation results for Task1

The simulation results align well with the SRAM read/write operation principles outlined in the referenced lesson. In the write phase, the write, word, and d signals are asserted simultaneously, allowing the input data to be written into the SRAM cell through the bitlines. This is reflected in the q output signal, which updates according to the input data. Prior to the read operation, the pc (precharge) signal is activated, bringing both bitlines to a VDD. Following this, the se (sense enable) signal triggers the sense amplifier, allowing it to detect and amplify the small voltage difference developed on the bitline due to the stored data. The bit signal demonstrates this behavior, showing clear transitions that correlate with the expected readout. The stability of the q output during read access further confirms the robustness of the sizing strategy applied in the design, ensuring the cell maintains its state. Overall, the waveform transitions and timing sequences confirm that the circuit behaves as expected, consistent with the theoretical structure presented in the SRAM design video.

## Task 2: Building the 8x8 SRAM Array and integrate with Decoder and SAs

• Task 2.1. Get 1-bit 6T SRAM cell with PC and WD from Task 1 and build a Symbol.



Figure 5: 1-Bit 6T SRAM Cell circuit



Figure 6: 1-Bit 6T SRAM Cell Symbol

Task 2.2. Get SA from Task 1 and Build a Symbol.



Figure 7: Sense Amplifier Circuit



Figure 8: Sense Amplifier Symbol



Figure 9: 1-bit 6T SRAM Cell and Sense Amplifier Symbols' Test Circuit



Figure 10: 1-bit 6T SRAM Cell and Sense Amplifier Symbols' Test Circuit's Simulation Results

A separate test circuit was created to verify the 1-bit 6T SRAM Cell and Sense Amplifier symbols. The timing settings were taken from Task 1, and the goal was to observe the same simulation results as in Task 1. Accordingly, it was confirmed that everything in the constructed circuit functioned as expected and that there were no errors in the symbols.

• Task 2.3. Design the 3-to-8 Row Decoder and build a Symbol.



Figure 11: 3-to-8 Row Decoder Circuit



Figure 12: 3-to-8 Row Decoder Symbol



Figure 13: 3-to-8 Row Decoder Test Circuit for verification

This circuit was built to verify the correct operation of a 3-to-8 row decoder. The inputs of the decoder are labeled A2, A1, and A0, and are driven by voltage sources V1, V2, and V3 respectively, each providing 1.8 V or OV. According to the logic of a standard 3-input 8-output decoder, only one of the outputs (Z0 through Z7) is expected to be active (high) for each unique combination of input signals. For instance, when A2A1A0 = 000, only Z0 should be high, and when A2A1A0 = 111, only Z7 should be high. The decoder block is powered through the VDD pin, and the entire circuit is simulated in the time domain using a .tran command for 10  $\mu$ s.

The simulation results of the test circuit are presented on the following pages, with a total of 8 cases. In addition, the simulation results were verified by referring to the truth table of the 3-to-8 row decoder, and it was observed that all outcomes were correct.



Figure 14: 3-to-8 Row Decoder (000) Result



Figure 15: 3-to-8 Row Decoder (001) Result



Figure 16: 3-to-8 Row Decoder (010) Result



Figure 17: 3-to-8 Row Decoder (011) Result



Figure 18: 3-to-8 Row Decoder (100) Result



Figure 19: 3-to-8 Row Decoder (101) Result



Figure 20: 3-to-8 Row Decoder (110) Result



Figure 21: 3-to-8 Row Decoder (111) Result

### Task 2.4. - 2.5. Construct the Full 8x8 Array / Integrate Column Circuitry



Figure 22: Task 2 Full 8x8 Array with All Connections



Figure 23: Full 8x8 Array's top 2 lines zoomed screenshot



Figure 24: Full 8x8 Array's bottom 2 lines zoomed screenshot



Figure 25: Sources and Row Decoder zoomed screenshot

The full 8x8 SRAM array circuit was constructed as shown in Figure 22. Due to the large size of the circuit, certain regions were zoomed in and captured separately as screenshots from Figure 23 to Figure 25, in order to provide a clearer view of the components and their interconnections. The circuit was designed in accordance with the structure specified in Tasks 2.4 and 2.5. The sources for D[i] (Data), \_D[i] (Data\_bar), Write, PC (Pre-Charge), SE (Sense Amplifier Enable), \_SE, A2, A1, and A0 were configured using PWL in order to realize the simulation defined in Task 2.6. The simulation results will be examined in the following section.

### Task 2.6. System Simulation

The configuration of the sources to enable writing the values 10101010 and 11110000 to addresses 1 and 6 respectively, and subsequently reading them in order, (Figure 26 to 29).



Test 1: (Write data 10101010 to address 001)

Figure 26: Write Data 10101010 to address 001

The simulation result for the "Write data 10101010 to address 001" test is shown in Figure 26. The simulation waveform includes, in order: Write, PC, SE, WL[1], WL[6], and Q[1][7] to Q[1][0] signals. The point at which the first write operation occurs is marked with a cursor. From that point until the end of the simulation, the value written to address 1 remained unchanged, indicating that the first write operation was successfully completed.

### Test 2: (Write data 11110000 to address 110)



Figure 27: Write data 11110000 to address 110

The simulation result for the "Write data 11110000 to address 110" test is shown in Figure 27. The simulation waveform includes, in order: Write, PC, SE, WL[1], WL[6], and Q[6][7] to Q[6][0] signals. The point at which the second write operation occurs is marked with a cursor. From that point until the end of the simulation, the value written to address 6 remained unchanged, indicating that the second write operation was successfully completed.

Test 3: (Read data from address 001 and verify the output is 10101010)



Figure 28: Read data from address 001 and verify the output is 10101010

The simulation result for the "Read data from address 001 and verify the output is 10101010" test is shown in Figure 28. The simulation waveform includes, in order: Write, PC, SE, and BL[7]/DOUT[7] to BL[0]/DOUT[0] signals. The read operation was performed during the interval when the first time SE signal was active, which is marked by two cursors. When examining the output of BL[7]/DOUT[7] to BL[0]/DOUT[0] between the two cursors, it is observed that the value 10101010 (written to address 1 in the first test step) was correctly read.

Test 4: (Read data from address 110 and verify the output is 11110000)



Figure 29: Read data from address 110 and verify the output is 11110000

The simulation result for the "Read data from address 110 and verify the output is 11110000" test is shown in Figure 29. The simulation waveform includes, in order: Write, PC, SE, and BL[7]/DOUT[7] to BL[0]/DOUT[0] signals. The read operation was performed during the interval when the second time SE signal was active, which is marked by two cursors. When examining the output of BL[7]/DOUT[7] to BL[0]/DOUT[0] between the two cursors, it is observed that the value 11110000 (written to address 6 in the second test step) was correctly read.

Task 3: Full Array Read/Write Cycle Simulation



Figure 30: Task 3 Full 8x8 SRAM Array Circuit



Figure 31: Data(D[i]) and Data\_bar(\_D[i]) Signals Configuration



Figure 32: A0-to-A2 input signals, Write signal and other signal configurations



Figure 33: PWL values for A2, A1 and A0 input signals



Figure 34: A2-to-A0 input signals, Write signal, Data(D[i]) Signals Simulation Result

Firstly, the simulation output obtained based on the values applied to the A2-to-A0 inputs, Write, Data (D[i]), and Data\_bar (\_D[i]) sources is shown in Figure 31 to 33. When examining the intersections of the A2, A1, and A0 signals with each Write signal pulse, it can be observed that the address signals were generated correctly. The Write signal was triggered every 10 ns up to 80 ns. After that, the simulation was extended to 120 ns in accordance with the assignment requirements, and no further write operations occurred beyond 80 ns, as the Write signal ends at that point. And it can be confirmed that everything is functioning in accordance with the specified requirements.



Figure 35: Word Line (WL[i]) Signals Simulation Results

According to the changes in the A2, A1, and A0 input signals, the active word line changed every 10 ns up to 80 ns. This is because, as specified in the assignment requirements, data is written to the next address every 10 ns. The resulting word line signals from this operation are shown in the simulation output in Figure 35, and it can be confirmed that everything is functioning in accordance with the specified requirements.



Figure 36: Q0-to-Q63 output signals simulation result

| Time (@) | Write Data (MSB-left) | Adress     |
|----------|-----------------------|------------|
| 10ns     | 00000001              | Row0 (000) |
| 20ns     | 00000010              | Row1 (001) |
| 30ns     | 00000100              | Row2 (010) |
| 40ns     | 00001000              | Row3 (011) |
| 50ns     | 00010000              | Row4 (100) |
| 60ns     | 00100000              | Row5 (101) |
| 70ns     | 01000000              | Row6 (110) |
| 80ns     | 10000000              | Row7 (111) |

Figure 37: Final Project Testbench Table



Figure 38: Q0-to-Q63 output signals with A2, A1, A0 and Write input signals simulation result

All Q signals were arranged as specified in the assignment requirements. As a result, the values required to be written to addresses from 000 to 111 were successfully written to each row in sequence. In other words, in each row, only the corresponding bit was set to 1 while all others remained 0. In the simulation, each write operation began at intervals of 10 ns, starting from 10 ns up to 80 ns. Before each write, the Q outputs held undefined (garbage) values. Once the write operation occurred, these undefined values were replaced with the correct data.

Consequently, after verifying the written values, it was observed that the simulation functioned successfully and the testbench was correctly implemented.